Quartus® II design software provides the most advanced CPLD, FPGA, SoC, and HardCopy® ASIC verification support available. In addition to integrating with all of the leading third-party verification tools and methodologies, Quartus II software provides:
- TimeQuest timing analyzer
- PowerPlay power analyzer
- Chip Planner
- System Console debug tool
- Transceiver Toolkit
- SignalTapTM II embedded logic analyzer
- External memory interface toolkit
- Register transfer level (RTL) viewer / technology map viewer
- Simultaneous switching noise (SSN) analyzer tool
- Third-party verification support
To view the following videos, please use IE version 6.0 or later.
TimeQuest Timing Analyzer
![]() |
![]() |
View video Training Support Handbook (PDF) |
PowerPlay Power Analyzer
![]() |
![]() |
View video Training Support Handbook (PDF) |
Chip Planner
Support Handbook (PDF) |
System Console
![]() |
![]() |
View videos Training Handbook (PDF) System Console web page |
Transceiver Toolkit
![]() |
![]() |
|
SignalTap II Embedded Logic Analyzer
![]() |
![]() |
View video Training Support Handbook (PDF) |
External Memory Interface Toolkit
|
RTL Viewer and Technology Map Viewer
![]() |
![]() |
View video Training Support Handbook (PDF) |
SSN Analyzer Tool
Handbook (PDF) |
Third-Party Verification Support
With Quartus II design software, you can use a variety of third-party verification tools. Altera works closely with third-party companies that provide HDL simulation, design rule checker, static timing analysis, formal verification, and signal integrity analysis to ensure that you can take advantage of the latest verification tools and methodologies. A complete listing of third-party EDA vendors that support Altera® devices is available on the EDA Partners web page.